Please use this identifier to cite or link to this item:
|Title:||A FSLE-based transceiver for combined synchronization and equalization in partial response systems||Authors:||Chin, C.H.E.
|Issue Date:||Feb-2006||Citation:||Chin, C.H.E.,Mong, Y.,Tang, X.,Thng, I.L.-J.,Li, H. (2006-02). A FSLE-based transceiver for combined synchronization and equalization in partial response systems. WSEAS Transactions on Systems 5 (2) : 368-373. ScholarBank@NUS Repository.||Abstract:||This paper presents a new technique for combined equalization and synchronization in a partial response communication system. Using just a single FSLE (Fractionally-Spaced Linear Equalizer) structure, the work of synchronization and equalization is performed concurrently using an improved LMS (least mean square) firmware algorithm which incorporates a new timing error detection method known as SC-PMC (self-convoluting partial mass center). Since the SC-PMC technique incorporates synchronization as well, the usual synchronization block for partial response signal synchronization is no longer necessary. This will clearly result in a significant reduction in transceiver components. Software simulation of the new technique as well as firmware implementation on two TI C6711 DSP cards will demonstrate the usefulness of the contribution. This work, although reported for a communication application, is also applicable in HDD (hard disk drive) applications where partial response techniques are often employed for HDD read back functionalities.||Source Title:||WSEAS Transactions on Systems||URI:||http://scholarbank.nus.edu.sg/handle/10635/54177||ISSN:||11092777|
|Appears in Collections:||Staff Publications|
Show full item record
Files in This Item:
There are no files associated with this item.
checked on May 25, 2023
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.