Please use this identifier to cite or link to this item: https://doi.org/10.1109/TVLSI.2015.2439733
Title: Embedding Read-Only Memory in Spin-Transfer Torque MRAM-Based On-Chip Caches
Authors: Fong, Xuanyao 
Venkatesan, Rangharajan
Lee, Dongsoo
Raghunathan, Anand
Roy, Kaushik
Keywords: Science & Technology
Technology
Computer Science, Hardware & Architecture
Engineering, Electrical & Electronic
Computer Science
Engineering
Accelerating function evaluation
cache memories
emerging technologies
magnetic RAM
nonvolatile RAM
read-only memory (ROM)
ROM-embedded spin-transfer torque (STT)-MRAM (R-MRAM)
simulation
STT-MRAM
NEURAL-NETWORKS
Issue Date: 1-Mar-2016
Publisher: IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Citation: Fong, Xuanyao, Venkatesan, Rangharajan, Lee, Dongsoo, Raghunathan, Anand, Roy, Kaushik (2016-03-01). Embedding Read-Only Memory in Spin-Transfer Torque MRAM-Based On-Chip Caches. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS 24 (3) : 992-1002. ScholarBank@NUS Repository. https://doi.org/10.1109/TVLSI.2015.2439733
Abstract: © 2015 IEEE. We propose a design technique for embedding read-only memory (ROM) in spin-transfer torque MRAM (STT-MRAM) arrays by adding an extra bit-line in every column of the array. RAM and ROM data, which can be different, are stored in the same bitcell and the ROM capacity may be as large as the RAM capacity. Furthermore, our proposed ROM-embedding technique is applicable to any resistive memory technology in which the bit-cell topology is identical to that of the STT-MRAM bit-cell. An additional sense amplifier is required in the peripheral circuitry, hence we propose an area-optimized peripheral circuitry to minimize the total area penalty of embedding ROM. Our analysis reveals that the ROM may be embedded in the STT-MRAM array without area overhead and without any penalty in the performance of the memory as RAM. Furthermore, our simulations show that the embedded ROM may be used to accelerate applications that use lookup tables with as much as 30% improvement in instructions per cycle of a processor using ROM-embedded STT-MRAM for its L2 cache.
Source Title: IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS
URI: https://scholarbank.nus.edu.sg/handle/10635/156173
ISSN: 1063-8210
1557-9999
DOI: 10.1109/TVLSI.2015.2439733
Appears in Collections:Staff Publications
Elements

Show full item record
Files in This Item:
File Description SizeFormatAccess SettingsVersion 
Fong et al. - 2016 - Embedding Read-Only Memory in Spin-Transfer Torque MRAM-Based On-Chip Caches.pdfPublished version3.26 MBAdobe PDF

CLOSED

Published

Google ScholarTM

Check

Altmetric


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.