Please use this identifier to cite or link to this item:
https://doi.org/10.1109/IEDM45625.2022.10019440
DC Field | Value | |
---|---|---|
dc.title | First Demonstration of Ultra-low Dit Top-Gated Ferroelectric Oxide-Semiconductor Memtransistor with Record Performance by Channel Defect Self-Compensation Effect for BEOL-Compatible Non-Volatile Logic Switch | |
dc.contributor.author | Chun-Kuei Chen | |
dc.contributor.author | Zihang Fang | |
dc.contributor.author | Sonu Hooda | |
dc.contributor.author | Manohar Lal | |
dc.contributor.author | Umesh Chand | |
dc.contributor.author | Zefeng Xu | |
dc.contributor.author | Jieming Pan | |
dc.contributor.author | Shih-Hao Tsai | |
dc.contributor.author | Evgeny Zamburg | |
dc.contributor.author | Aaron Voon-Yew Thean | |
dc.date.accessioned | 2022-10-12T02:43:13Z | |
dc.date.available | 2022-10-12T02:43:13Z | |
dc.date.issued | 2022-10-11 | |
dc.identifier.citation | Chun-Kuei Chen, Zihang Fang, Sonu Hooda, Manohar Lal, Umesh Chand, Zefeng Xu, Jieming Pan, Shih-Hao Tsai, Evgeny Zamburg, Aaron Voon-Yew Thean (2022-10-11). First Demonstration of Ultra-low Dit Top-Gated Ferroelectric Oxide-Semiconductor Memtransistor with Record Performance by Channel Defect Self-Compensation Effect for BEOL-Compatible Non-Volatile Logic Switch : 6.1.1-6.2.4. ScholarBank@NUS Repository. https://doi.org/10.1109/IEDM45625.2022.10019440 | |
dc.identifier.isbn | 978-1-6654-8959-1 | |
dc.identifier.uri | https://scholarbank.nus.edu.sg/handle/10635/232259 | |
dc.description.abstract | We demonstrate, for the first time, a short-channel (LG:40nm) back-end-of-line (BEOL) compatible top-gated (TG) self-aligned FeFETs with the ultra-low interface/bulk trap density (Dit/Dbulk) down to 1011cm-2eV-1, a 100x improvement over conventional amorphous Indium-Gallium- Zinc-Oxide (IGZO) devices. High memory and drive performance are both achieved, exhibiting a large and stable memory window of 2.1V, excellent endurance exceeding 107 cycles, close-to-ideal subthreshold swing (S.S.) of 62mV/dec., and the record-low read-after-write delay of 200ns. This is accomplished by utilizing the defect self-compensation effect in the ITO-IGZO heterojunction channels for ferroelectric top-gate stack stabilization. We leverage these advantages and proposed a novel Monolithic 3D (M3D) FPGA architecture with the demonstrated short-channel (LG:40nm) BEOL dual-gated (DG) merged memory-logic FeFETs with excellent drive performance as a non-volatile reconfigurable interconnect switch. Our BEOL-compatible DG FeFET switch enables a compact interconnect switch fabrics with a V/2 bias scheme, featuring excellent Gon/Goff of 106, ultra-low sub-pA leakage, disturb-free, and sneak-current-free readwrite operation. This work sets new oxide-semiconductor FeFET performance records useful for future BEOL nonvolatile logic applications. | |
dc.language.iso | en | |
dc.publisher | IEEE | |
dc.rights | CC0 1.0 Universal | |
dc.rights.uri | http://creativecommons.org/publicdomain/zero/1.0/ | |
dc.type | Conference Paper | |
dc.contributor.department | DEAN'S OFFICE (ENGINEERING) | |
dc.contributor.department | ELECTRICAL AND COMPUTER ENGINEERING | |
dc.description.doi | 10.1109/IEDM45625.2022.10019440 | |
dc.description.page | 6.1.1-6.2.4 | |
dc.published.state | Published | |
dc.grant.id | RSS2015-003 | |
dc.grant.fundingagency | This work is supported by Agency for Science, Technology and Research (A*STAR), Singapore under its AME Programmatic Funds (A1892b0026), National Research Foundation Grant RSS2015-003, and the Singapore Hybrid-Integrated Next- Generation μ-Electronics (SHINE) Centre hosted at the National University of Singapore (NUS). | |
Appears in Collections: | Staff Publications Elements Students Publications |
Show simple item record
Files in This Item:
File | Description | Size | Format | Access Settings | Version | |
---|---|---|---|---|---|---|
2022136123.pdf | 7.77 MB | Adobe PDF | CLOSED | None | ||
CopyrightReceipt.pdf | 19.2 kB | Adobe PDF | CLOSED | None |
This item is licensed under a Creative Commons License