Please use this identifier to cite or link to this item:
https://scholarbank.nus.edu.sg/handle/10635/227228
DC Field | Value | |
---|---|---|
dc.title | An Energy-Efficient Processing Element Design for Coarse-Grained Reconfigurable Architecture on FPGA | |
dc.contributor.author | Lingzhi Su | |
dc.contributor.author | Wang Ling Goh | |
dc.contributor.author | Jingjing Lan | |
dc.contributor.author | Vishnu P. Nambiar | |
dc.contributor.author | Anh Tuan Do | |
dc.contributor.author | Dassanayake Mudiyanselage Thilini Kaushalya Bandara | |
dc.contributor.author | ADITI KULKARNI MOHITE | |
dc.contributor.author | Wang Bo | |
dc.date.accessioned | 2022-06-21T05:54:30Z | |
dc.date.available | 2022-06-21T05:54:30Z | |
dc.date.issued | 2022-05-13 | |
dc.identifier.citation | Lingzhi Su, Wang Ling Goh, Jingjing Lan, Vishnu P. Nambiar, Anh Tuan Do, Dassanayake Mudiyanselage Thilini Kaushalya Bandara, ADITI KULKARNI MOHITE, Wang Bo (2022-05-13). An Energy-Efficient Processing Element Design for Coarse-Grained Reconfigurable Architecture on FPGA. International Conference on Communications, Circuits and Systems. ScholarBank@NUS Repository. | |
dc.identifier.uri | https://scholarbank.nus.edu.sg/handle/10635/227228 | |
dc.description.abstract | Nowadays, energy-efficient devices with high performance and flexibility are desired in different applications. Therefore, the novel coarse-grained reconfigurable architectures (CGRAs) are introduced to reach a balance between performance, power, and programmability. As the key components of CGRAs, processing elements (PEs) with low power consumption are significant to implement energy-efficient CGRAs. In this paper, we present an energy-efficient PE design for CGRAs targeting wearable and Internet-of-Things (IoT) applications. By applying multiplexer gated inputs to the arithmetic logic unit (ALU) and integrating the controller circuit, the power consumption of the proposed PE design in active modes is reduced by 19.06%. With the clock generator being mapped to Mixed Mode Clock Manager (MMCM) module and SRAM being mapped to the block ram module, the FPGA emulation of the PE block is success on the evaluation board. | |
dc.publisher | IEEE | |
dc.rights | Attribution-NonCommercial-NoDerivatives 4.0 International | |
dc.rights.uri | http://creativecommons.org/licenses/by-nc-nd/4.0/ | |
dc.type | Article | |
dc.contributor.department | INSTITUTE OF SYSTEMS SCIENCE | |
dc.description.sourcetitle | International Conference on Communications, Circuits and Systems | |
dc.published.state | Published | |
dc.grant.id | NRF-CRP23-2019-0003 | |
dc.grant.fundingagency | Singapore National Research Foundation | |
Appears in Collections: | Staff Publications Elements Students Publications |
Show simple item record
Files in This Item:
File | Description | Size | Format | Access Settings | Version | |
---|---|---|---|---|---|---|
ICCCAS-Paper.pdf | 413.6 kB | Adobe PDF | OPEN | Post-print | View/Download |
Google ScholarTM
Check
This item is licensed under a Creative Commons License