Please use this identifier to cite or link to this item: https://scholarbank.nus.edu.sg/handle/10635/227228
DC FieldValue
dc.titleAn Energy-Efficient Processing Element Design for Coarse-Grained Reconfigurable Architecture on FPGA
dc.contributor.authorLingzhi Su
dc.contributor.authorWang Ling Goh
dc.contributor.authorJingjing Lan
dc.contributor.authorVishnu P. Nambiar
dc.contributor.authorAnh Tuan Do
dc.contributor.authorDassanayake Mudiyanselage Thilini Kaushalya Bandara
dc.contributor.authorADITI KULKARNI MOHITE
dc.contributor.authorWang Bo
dc.date.accessioned2022-06-21T05:54:30Z
dc.date.available2022-06-21T05:54:30Z
dc.date.issued2022-05-13
dc.identifier.citationLingzhi Su, Wang Ling Goh, Jingjing Lan, Vishnu P. Nambiar, Anh Tuan Do, Dassanayake Mudiyanselage Thilini Kaushalya Bandara, ADITI KULKARNI MOHITE, Wang Bo (2022-05-13). An Energy-Efficient Processing Element Design for Coarse-Grained Reconfigurable Architecture on FPGA. International Conference on Communications, Circuits and Systems. ScholarBank@NUS Repository.
dc.identifier.urihttps://scholarbank.nus.edu.sg/handle/10635/227228
dc.description.abstractNowadays, energy-efficient devices with high performance and flexibility are desired in different applications. Therefore, the novel coarse-grained reconfigurable architectures (CGRAs) are introduced to reach a balance between performance, power, and programmability. As the key components of CGRAs, processing elements (PEs) with low power consumption are significant to implement energy-efficient CGRAs. In this paper, we present an energy-efficient PE design for CGRAs targeting wearable and Internet-of-Things (IoT) applications. By applying multiplexer gated inputs to the arithmetic logic unit (ALU) and integrating the controller circuit, the power consumption of the proposed PE design in active modes is reduced by 19.06%. With the clock generator being mapped to Mixed Mode Clock Manager (MMCM) module and SRAM being mapped to the block ram module, the FPGA emulation of the PE block is success on the evaluation board.
dc.publisherIEEE
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 International
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/
dc.typeArticle
dc.contributor.departmentINSTITUTE OF SYSTEMS SCIENCE
dc.description.sourcetitleInternational Conference on Communications, Circuits and Systems
dc.published.statePublished
dc.grant.idNRF-CRP23-2019-0003
dc.grant.fundingagencySingapore National Research Foundation
Appears in Collections:Staff Publications
Elements
Students Publications

Show simple item record
Files in This Item:
File Description SizeFormatAccess SettingsVersion 
ICCCAS-Paper.pdf413.6 kBAdobe PDF

OPEN

Post-printView/Download

Google ScholarTM

Check


This item is licensed under a Creative Commons License Creative Commons