Please use this identifier to cite or link to this item: https://scholarbank.nus.edu.sg/handle/10635/154034
Title: FIN FET SIDE WALL FORMATION, CHARACTERIZATION AND RELATED SIMULATION
Authors: LIU JIN
Keywords: Fin FET
MOS Capacitor
lateral etching
TMA Tsuprem4TM and MediciTM
C-V characteristics
I-V characteristics
Layout Design
Interface Charge
Oxide Charge
Depletion Width
Issue Date: 2003
Citation: LIU JIN (2003). FIN FET SIDE WALL FORMATION, CHARACTERIZATION AND RELATED SIMULATION. ScholarBank@NUS Repository.
Abstract: As performance driven MOSFET scaling reaches in the sub-100 nm region, the conventional bulk CMOS device structure suffers from the severe short channel effect. In order to control such effects, a new material or device structures including the double-gate has been proposed. Fin FET, a vertical double-gate structure, appears to be a strong candidate. In Fin FET, as the gate dielectric formed on the sidewalls, the oxide properties depend upon surface roughness, orientation and oxide growth of the silicon sidewalls. To study the sidewalls oxide properties, a Fin (silicon pillar) MOS Capacitor test structure has been designed, fabricated and characterized. Lateral hard mask etching is carried out to achieve the better sidewall surface roughness and smaller dimensions from the 0.8 µm optical lithography. In order to verify the MOS fabrication process as well as characteristics, the Tsuprem4TM and MediciTM simulations are performed. These results can be useful for the device characteristics optimization on the 3-D device structures.
URI: https://scholarbank.nus.edu.sg/handle/10635/154034
Appears in Collections:Master's Theses (Restricted)

Show full item record
Files in This Item:
File Description SizeFormatAccess SettingsVersion 
Liu Jin_Final Report.pdf708.91 kBAdobe PDF

RESTRICTED

NoneLog In

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.