Please use this identifier to cite or link to this item:
https://scholarbank.nus.edu.sg/handle/10635/153904
Title: | DEVELOPMENT OF PLASMA ETCHING AND STRIPPING PROCESSES OF LOW-K DIELECTRICS FOR COPPER DAMASCENE METALLISATION | Authors: | CHUA MAY LEE PAULINE | Keywords: | CVD low-K dielectric OSG DOE Plasma etching Damascene |
Issue Date: | 2003 | Citation: | CHUA MAY LEE PAULINE (2003). DEVELOPMENT OF PLASMA ETCHING AND STRIPPING PROCESSES OF LOW-K DIELECTRICS FOR COPPER DAMASCENE METALLISATION. ScholarBank@NUS Repository. | Abstract: | With the continual shrinkage of device dimensions, the interconnect resistance-capacitance (RC) delay begins to govern the overall device delay. An effective method of reducing the RC delay is to replace the traditional silicon oxide with low-K dielectrics. This project evaluates the etching and stripping processes of a new chemical vapour deposition (CVD) low-K dielectric. Trial runs were first performed using different gas chemistries for opening bottom anti-reflective coating (BARC), etching and photoresist stripping. From the results of these preliminary experiments, a design of experiment (DOE) using CF₄/O₂/Ar gas chemistry was generated and performed to evaluate the etching process. Etch characteristics including selectivity, uniformity, microtrenching and critical dimensions (CD) loss were studied. Results of this designed experiment were then analysed to find an optimum etching process. | URI: | https://scholarbank.nus.edu.sg/handle/10635/153904 |
Appears in Collections: | Master's Theses (Restricted) |
Show full item record
Files in This Item:
File | Description | Size | Format | Access Settings | Version | |
---|---|---|---|---|---|---|
CHUA MAY LEE PAULINE_Pauline'sReport.pdf | 1.86 MB | Adobe PDF | RESTRICTED | None | Log In |
Google ScholarTM
Check
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.