Please use this identifier to cite or link to this item: https://doi.org/10.1016/j.sse.2005.11.001
DC FieldValue
dc.titleFabrication of poly-Si TFT with silicided Schottky barrier source/drain, high-κ gate dielectric and metal gate
dc.contributor.authorZhu, S.
dc.contributor.authorSingh, J.
dc.contributor.authorZhu, C.
dc.contributor.authorDu, A.
dc.contributor.authorLi, M.F.
dc.date.accessioned2014-10-07T04:28:11Z
dc.date.available2014-10-07T04:28:11Z
dc.date.issued2006-02
dc.identifier.citationZhu, S., Singh, J., Zhu, C., Du, A., Li, M.F. (2006-02). Fabrication of poly-Si TFT with silicided Schottky barrier source/drain, high-κ gate dielectric and metal gate. Solid-State Electronics 50 (2) : 232-236. ScholarBank@NUS Repository. https://doi.org/10.1016/j.sse.2005.11.001
dc.identifier.issn00381101
dc.identifier.urihttp://scholarbank.nus.edu.sg/handle/10635/82338
dc.description.abstractIn this paper, a polycrystalline Si thin film transistor (TFT) with self-aligned silicide Schottky barrier source/drain (SSD), high-κ gate dielectric and metal gate electrode is demonstrated using a simplified low temperature process. After crystallization of α-Si, the thermal budget for device fabrication is reduced to ∼420 °C due to elimination of the implant doping and subsequent activation annealing procedures. P-channel SSD-TFT with PtSi S/D shows an acceptable electrical performance with I on of 1.5 μA/μm for the Lg = 2.5 μm device at Vgs = Vds = -5 V and Ion/Ioff ratio of ∼104. However, Ion of the n-channel SSD-TFT with DySi2-x S/D is about two orders of magnitude smaller due to the relatively high Schottky barrier height and poor silicide quality of the DySi2-x/poly-Si contact. © 2005 Elsevier Ltd. All rights reserved.
dc.description.urihttp://libproxy1.nus.edu.sg/login?url=http://dx.doi.org/10.1016/j.sse.2005.11.001
dc.sourceScopus
dc.subjectLow temperature process
dc.subjectSchottky barrier source/drain
dc.subjectSilicide
dc.subjectTFT
dc.typeArticle
dc.contributor.departmentELECTRICAL & COMPUTER ENGINEERING
dc.description.doi10.1016/j.sse.2005.11.001
dc.description.sourcetitleSolid-State Electronics
dc.description.volume50
dc.description.issue2
dc.description.page232-236
dc.description.codenSSELA
dc.identifier.isiut000235864100022
Appears in Collections:Staff Publications

Show simple item record
Files in This Item:
There are no files associated with this item.

Google ScholarTM

Check

Altmetric


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.