Please use this identifier to cite or link to this item:
https://doi.org/10.1109/LED.2002.807712
DC Field | Value | |
---|---|---|
dc.title | Characterization and reliability of dual high-k gate dielectric stack (poly-Si-HfO2-SiO2) prepared by in situ RTCVD process for system-on-chip applications | |
dc.contributor.author | Lee, S.J. | |
dc.contributor.author | Choi, C.H. | |
dc.contributor.author | Kamath, A. | |
dc.contributor.author | Clark, R. | |
dc.contributor.author | Kwong, D.L. | |
dc.date.accessioned | 2014-10-07T04:24:41Z | |
dc.date.available | 2014-10-07T04:24:41Z | |
dc.date.issued | 2003-02 | |
dc.identifier.citation | Lee, S.J., Choi, C.H., Kamath, A., Clark, R., Kwong, D.L. (2003-02). Characterization and reliability of dual high-k gate dielectric stack (poly-Si-HfO2-SiO2) prepared by in situ RTCVD process for system-on-chip applications. IEEE Electron Device Letters 24 (2) : 105-107. ScholarBank@NUS Repository. https://doi.org/10.1109/LED.2002.807712 | |
dc.identifier.issn | 07413106 | |
dc.identifier.uri | http://scholarbank.nus.edu.sg/handle/10635/82039 | |
dc.description.abstract | We investigate for the first time the possibility of integrating chemical vapor deposition (CVD) HfO2 into the multiple gate dielectric system-on-a-chlp (SoC) process in the range of 6-7 nm, which supports higher voltage (2.5-5-V operation/tolerance). Results show that CVD HfO2-SiO2 stacked gate dielectric (EOT = 6.2 nm) exhibits lower leakage current than that of SiO2 (EOT = 5.7 nm) by a factor of ∼102, with comparable interface quality (Dit ∼ 1 × 1010 cm-2 eV-1). The presence of negative fixed charge is observed in HfO2-SiO2 gate stack. In addition, the addition of HfO2 on SiO2 does not alter the dominant conduction mechanism of Fowler-Nordheim tunneling in HfO2-SiO2 gate stack. Furthermore, the HfO2-SiO2 gate stack shows longer time to breakdown TBD than SiO2 under constant voltage stress. These results suggest that it may be feasible to use such a gate stack for higher voltage operation in SoC, provided other key requirements such as Vt stability (charge trapping under stress) can be met and the negative fixed charge eliminated. | |
dc.description.uri | http://libproxy1.nus.edu.sg/login?url=http://dx.doi.org/10.1109/LED.2002.807712 | |
dc.source | Scopus | |
dc.subject | Chemical vapor deposition (CVD) | |
dc.subject | Hafnium oxide (HfO2) | |
dc.subject | High-k gate dielectric | |
dc.type | Article | |
dc.contributor.department | ELECTRICAL & COMPUTER ENGINEERING | |
dc.description.doi | 10.1109/LED.2002.807712 | |
dc.description.sourcetitle | IEEE Electron Device Letters | |
dc.description.volume | 24 | |
dc.description.issue | 2 | |
dc.description.page | 105-107 | |
dc.description.coden | EDLED | |
dc.identifier.isiut | 000182516600018 | |
Appears in Collections: | Staff Publications |
Show simple item record
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.