Please use this identifier to cite or link to this item:
https://scholarbank.nus.edu.sg/handle/10635/80296
DC Field | Value | |
---|---|---|
dc.title | Analytical and numerical studies of the dependence of high frequency performance on the use of a polysilicon emitter in bipolar transistors | |
dc.contributor.author | Chor, E.F. | |
dc.contributor.author | Tan, L.S. | |
dc.date.accessioned | 2014-10-07T02:55:58Z | |
dc.date.available | 2014-10-07T02:55:58Z | |
dc.date.issued | 1993-04 | |
dc.identifier.citation | Chor, E.F.,Tan, L.S. (1993-04). Analytical and numerical studies of the dependence of high frequency performance on the use of a polysilicon emitter in bipolar transistors. Solid State Electronics 36 (4) : 553-562. ScholarBank@NUS Repository. | |
dc.identifier.issn | 00381101 | |
dc.identifier.uri | http://scholarbank.nus.edu.sg/handle/10635/80296 | |
dc.description.abstract | The effects of the polysilicon emitter on the unity gain frequency f{hook}T of bipolar transistors have been investigated both analytically and numerically. An analytical model for minority carrier transport in the polysilicon emitter that separately characterizes the polysilicon layer and the ultra thin oxide layer that could exist at the polysilicon/mono-crystalline silicon interface has been formulated. Using this analytical model as well as a one-dimensional numerical model, the presence of polysilicon grain boundaries was shown to degrade the high frequency performance of polysilicon emitter bipolar transistors with a clean interface as compared to that of conventional transistors with the same emitter-base junction depth. The interfacial oxide layer can either improve or degrade the transistor high frequency performance, depending on the thickness ratio of the mono-crystalline silicon emitter to the polysilicon emitter region. For a small ratio, the lower the tunnelling probability of the interfacial oxide layer the better is the improvement in f{hook}T. However, if the ratio is larger the converse can be true. The thickness ratio at which the effect of the interfacial oxide layer on f{hook}T reverses was foudn to depend primarily on the relative magnitudes of the minority carrier diffusion coefficients in the two emitter regions. It was also observed that for typical device designs where the mono-crystalline silicon emitter region is much thinner than the polysilicon emitter region and where a native interfacial oxide layer of ≥4 A ̊ exists, polysilicon emitter bipolar transistors are likely to have higher f{hook}T's than comparable conventional transistors provided that the interfacial oxide layer is homogeneous. © 1993. | |
dc.source | Scopus | |
dc.type | Article | |
dc.contributor.department | ELECTRICAL ENGINEERING | |
dc.description.sourcetitle | Solid State Electronics | |
dc.description.volume | 36 | |
dc.description.issue | 4 | |
dc.description.page | 553-562 | |
dc.description.coden | SSELA | |
dc.identifier.isiut | NOT_IN_WOS | |
Appears in Collections: | Staff Publications |
Show simple item record
Files in This Item:
There are no files associated with this item.
Google ScholarTM
Check
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.