Please use this identifier to cite or link to this item: https://scholarbank.nus.edu.sg/handle/10635/32718
DC FieldValue
dc.titleProcess flow for a performance enhanced MOSFET with self-aligned, recessed channel
dc.contributor.authorSNEELAL, SNEEDHARAN PILLAI
dc.contributor.authorPOH, FRANCIS
dc.contributor.authorLEE, JAMES
dc.contributor.authorSEE, ALEX
dc.contributor.authorLAU, C. K.
dc.contributor.authorSAMUDRA, GANESH SHANKAR
dc.date.accessioned2012-05-02T02:29:20Z
dc.date.available2012-05-02T02:29:20Z
dc.date.issued2006-08-15
dc.identifier.citationSNEELAL, SNEEDHARAN PILLAI,POH, FRANCIS,LEE, JAMES,SEE, ALEX,LAU, C. K.,SAMUDRA, GANESH SHANKAR (2006-08-15). Process flow for a performance enhanced MOSFET with self-aligned, recessed channel. ScholarBank@NUS Repository.
dc.identifier.urihttp://scholarbank.nus.edu.sg/handle/10635/32718
dc.description.abstractA method for forming a self-aligned, recessed channel, MOSFET device that alleviates problems due to short channel and hot carrier effects while reducing inter-electrode capacitance is described. A thin pad oxide layer is grown overlying the substrate and a gate recess, followed by deposition of a thick silicon nitride layer filling the gate recess. The top surface is planarized exposing the pad oxide layer. An additional oxide layer is grown, thickening the pad oxide layer. A portion of the silicon nitride layer is etched away and additional oxide layer is again grown. This forms a tapered oxide layer along the sidewalls of the gate recess. The remaining silicon nitride layer is removed. The oxide layer at the bottom of the gate recess is removed and a gate dielectric layer is grown. Gate polysilicon is deposited filling the gate recess. S/D implantations, metallization, and passivation complete fabrication of the device.
dc.description.urihttp://libproxy1.nus.edu.sg/login?url=http://dx.doi.org/http://analytics.patsnap.com/patent_view/view?pn=US7091092
dc.sourcePatSnap
dc.typePatent
dc.contributor.departmentPHYSICS
dc.contributor.departmentELECTRICAL & COMPUTER ENGINEERING
dc.identifier.isiutNOT_IN_WOS
dc.description.patentnoUS7091092
dc.description.patenttypeGranted Patent
dc.contributor.patentassigneeCHARTERED SEMICONDUCTOR MANUFACTURING LTD. (SINGAPORE, SG)
dc.contributor.patentassigneeNATIONAL UNIVERSITY OF SINGAPORE
Appears in Collections:Staff Publications

Show simple item record
Files in This Item:
File Description SizeFormatAccess SettingsVersion 
US7091092.PDF137.46 kBAdobe PDF

OPEN

PublishedView/Download

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.