Please use this identifier to cite or link to this item:
https://scholarbank.nus.edu.sg/handle/10635/32718
DC Field | Value | |
---|---|---|
dc.title | Process flow for a performance enhanced MOSFET with self-aligned, recessed channel | |
dc.contributor.author | SNEELAL, SNEEDHARAN PILLAI | |
dc.contributor.author | POH, FRANCIS | |
dc.contributor.author | LEE, JAMES | |
dc.contributor.author | SEE, ALEX | |
dc.contributor.author | LAU, C. K. | |
dc.contributor.author | SAMUDRA, GANESH SHANKAR | |
dc.date.accessioned | 2012-05-02T02:29:20Z | |
dc.date.available | 2012-05-02T02:29:20Z | |
dc.date.issued | 2006-08-15 | |
dc.identifier.citation | SNEELAL, SNEEDHARAN PILLAI,POH, FRANCIS,LEE, JAMES,SEE, ALEX,LAU, C. K.,SAMUDRA, GANESH SHANKAR (2006-08-15). Process flow for a performance enhanced MOSFET with self-aligned, recessed channel. ScholarBank@NUS Repository. | |
dc.identifier.uri | http://scholarbank.nus.edu.sg/handle/10635/32718 | |
dc.description.abstract | A method for forming a self-aligned, recessed channel, MOSFET device that alleviates problems due to short channel and hot carrier effects while reducing inter-electrode capacitance is described. A thin pad oxide layer is grown overlying the substrate and a gate recess, followed by deposition of a thick silicon nitride layer filling the gate recess. The top surface is planarized exposing the pad oxide layer. An additional oxide layer is grown, thickening the pad oxide layer. A portion of the silicon nitride layer is etched away and additional oxide layer is again grown. This forms a tapered oxide layer along the sidewalls of the gate recess. The remaining silicon nitride layer is removed. The oxide layer at the bottom of the gate recess is removed and a gate dielectric layer is grown. Gate polysilicon is deposited filling the gate recess. S/D implantations, metallization, and passivation complete fabrication of the device. | |
dc.description.uri | http://libproxy1.nus.edu.sg/login?url=http://dx.doi.org/http://analytics.patsnap.com/patent_view/view?pn=US7091092 | |
dc.source | PatSnap | |
dc.type | Patent | |
dc.contributor.department | PHYSICS | |
dc.contributor.department | ELECTRICAL & COMPUTER ENGINEERING | |
dc.identifier.isiut | NOT_IN_WOS | |
dc.description.patentno | US7091092 | |
dc.description.patenttype | Granted Patent | |
dc.contributor.patentassignee | CHARTERED SEMICONDUCTOR MANUFACTURING LTD. (SINGAPORE, SG) | |
dc.contributor.patentassignee | NATIONAL UNIVERSITY OF SINGAPORE | |
Appears in Collections: | Staff Publications |
Show simple item record
Files in This Item:
File | Description | Size | Format | Access Settings | Version | |
---|---|---|---|---|---|---|
US7091092.PDF | 137.46 kB | Adobe PDF | OPEN | Published | View/Download |
Google ScholarTM
Check
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.