Please use this identifier to cite or link to this item:
https://scholarbank.nus.edu.sg/handle/10635/32631
DC Field | Value | |
---|---|---|
dc.title | Method for fabricating local metal interconnections with low contact resistance and gate electrodes with improved electrical conductivity | |
dc.contributor.author | ZHOU, MEI SHENG | |
dc.contributor.author | CHHAGAN, VIJAI KUMAR | |
dc.contributor.author | LI, JIAN XUN | |
dc.date.accessioned | 2012-05-02T02:28:03Z | |
dc.date.available | 2012-05-02T02:28:03Z | |
dc.date.issued | 2003-03-18 | |
dc.identifier.citation | ZHOU, MEI SHENG,CHHAGAN, VIJAI KUMAR,LI, JIAN XUN (2003-03-18). Method for fabricating local metal interconnections with low contact resistance and gate electrodes with improved electrical conductivity. ScholarBank@NUS Repository. | |
dc.identifier.uri | http://scholarbank.nus.edu.sg/handle/10635/32631 | |
dc.description.abstract | A method for making low sheet resistance local metal interconnections and improved transistor performance is described. The method involves patterning a polysilicon layer and a silicon nitride (Si.sub.3 N.sub.4) cap layer over device areas to form FET gate electrodes, and the patterned polysilicon extends over the field oxide regions to form portions of the local interconnections. After forming source/drain areas and sidewall spacers on the FET gate electrodes, a silicon oxide (SiO.sub.2) insulating layer is deposited and polished back to the Si.sub.3 N.sub.4 cap. The Si.sub.3 N.sub.4 is then selectively removed over the patterned polysilicon layer, leaving recesses in the SiO.sub.2 layer. After etching contact openings in the SiO.sub.2 layer to the substrate, a high electrically conducting metal layer, having a barrier layer, is deposited and patterned to complete the local interconnections. Portions of the metal are retained in the recesses over the pattered polysilicon layer to improve transistor performance, while portions of the metal in the contact openings provide low-contact resistance to the substrate. | |
dc.description.uri | http://libproxy1.nus.edu.sg/login?url=http://dx.doi.org/http://analytics.patsnap.com/patent_view/view?pn=US6534393 | |
dc.source | PatSnap | |
dc.type | Patent | |
dc.contributor.department | CHEMISTRY | |
dc.identifier.isiut | NOT_IN_WOS | |
dc.description.patentno | US6534393 | |
dc.description.patenttype | Granted Patent | |
dc.contributor.patentassignee | CHARTERED SEMICONDUCTOR MANUFACTURING LTD. (SINGAPORE, SG) | |
dc.contributor.patentassignee | NATIONAL UNIVERSITY OF SINGAPORE (SINGAPORE, SG) | |
dc.contributor.patentassignee | NANYANG TECHNOLOGICAL UNIVERSITY OF SINGAPORE (SINGAPORE, SG) | |
dc.contributor.patentassignee | INSTITUTE OF MICROELECTRONICS | |
Appears in Collections: | Staff Publications |
Show simple item record
Files in This Item:
File | Description | Size | Format | Access Settings | Version | |
---|---|---|---|---|---|---|
US6534393.PDF | 126.68 kB | Adobe PDF | OPEN | Published | View/Download |
Google ScholarTM
Check
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.