Please use this identifier to cite or link to this item: https://scholarbank.nus.edu.sg/handle/10635/32631
DC FieldValue
dc.titleMethod for fabricating local metal interconnections with low contact resistance and gate electrodes with improved electrical conductivity
dc.contributor.authorZHOU, MEI SHENG
dc.contributor.authorCHHAGAN, VIJAI KUMAR
dc.contributor.authorLI, JIAN XUN
dc.date.accessioned2012-05-02T02:28:03Z
dc.date.available2012-05-02T02:28:03Z
dc.date.issued2003-03-18
dc.identifier.citationZHOU, MEI SHENG,CHHAGAN, VIJAI KUMAR,LI, JIAN XUN (2003-03-18). Method for fabricating local metal interconnections with low contact resistance and gate electrodes with improved electrical conductivity. ScholarBank@NUS Repository.
dc.identifier.urihttp://scholarbank.nus.edu.sg/handle/10635/32631
dc.description.abstractA method for making low sheet resistance local metal interconnections and improved transistor performance is described. The method involves patterning a polysilicon layer and a silicon nitride (Si.sub.3 N.sub.4) cap layer over device areas to form FET gate electrodes, and the patterned polysilicon extends over the field oxide regions to form portions of the local interconnections. After forming source/drain areas and sidewall spacers on the FET gate electrodes, a silicon oxide (SiO.sub.2) insulating layer is deposited and polished back to the Si.sub.3 N.sub.4 cap. The Si.sub.3 N.sub.4 is then selectively removed over the patterned polysilicon layer, leaving recesses in the SiO.sub.2 layer. After etching contact openings in the SiO.sub.2 layer to the substrate, a high electrically conducting metal layer, having a barrier layer, is deposited and patterned to complete the local interconnections. Portions of the metal are retained in the recesses over the pattered polysilicon layer to improve transistor performance, while portions of the metal in the contact openings provide low-contact resistance to the substrate.
dc.description.urihttp://libproxy1.nus.edu.sg/login?url=http://dx.doi.org/http://analytics.patsnap.com/patent_view/view?pn=US6534393
dc.sourcePatSnap
dc.typePatent
dc.contributor.departmentCHEMISTRY
dc.identifier.isiutNOT_IN_WOS
dc.description.patentnoUS6534393
dc.description.patenttypeGranted Patent
dc.contributor.patentassigneeCHARTERED SEMICONDUCTOR MANUFACTURING LTD. (SINGAPORE, SG)
dc.contributor.patentassigneeNATIONAL UNIVERSITY OF SINGAPORE (SINGAPORE, SG)
dc.contributor.patentassigneeNANYANG TECHNOLOGICAL UNIVERSITY OF SINGAPORE (SINGAPORE, SG)
dc.contributor.patentassigneeINSTITUTE OF MICROELECTRONICS
Appears in Collections:Staff Publications

Show simple item record
Files in This Item:
File Description SizeFormatAccess SettingsVersion 
US6534393.PDF126.68 kBAdobe PDF

OPEN

PublishedView/Download

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.