Please use this identifier to cite or link to this item: https://scholarbank.nus.edu.sg/handle/10635/32601
DC FieldValue
dc.titleMethod to form shallow junction transistors while eliminating shorts due to junction spiking
dc.contributor.authorCHAN, LAP
dc.contributor.authorCHA, CHER LIANG
dc.contributor.authorSUNDARESAN, RAVISHANKAR
dc.date.accessioned2012-05-02T02:27:38Z
dc.date.available2012-05-02T02:27:38Z
dc.date.issued2001-10-02
dc.identifier.citationCHAN, LAP,CHA, CHER LIANG,SUNDARESAN, RAVISHANKAR (2001-10-02). Method to form shallow junction transistors while eliminating shorts due to junction spiking. ScholarBank@NUS Repository.
dc.identifier.urihttp://scholarbank.nus.edu.sg/handle/10635/32601
dc.description.abstractA method of forming shallow junction MOSFETs is achieved. A gate oxide layer is formed overlying a substrate. A first electrode layer, of polysilicon or metal, is deposited. A silicon nitride layer is deposited. The silicon nitride layer and the first electrode layer are etched through to form temporary MOSFET gates. Ions are implanted into the substrate to form lightly doped junctions. A spacer layer is deposited. The spacer layer and the gate oxide layer are anisotropically etched to form sidewall spacers. Ions are implanted into the substrate to form heavily doped junctions. The silicon nitride layer is etched away. A second electrode layer, of polysilicon or metal, is deposited overlying the substrate, the sidewall spacers, and the first polysilicon layer. The second electrode layer is polished down to the top surfaces of the sidewall spacers to complete the MOSFETs and to form permanent gates and conductive connections to the source and drain junctions. The second electrode layer is etched through to form separate conductive connections. An intermetal dielectric layer is deposited. The intermetal dielectric layer is etched through to form contact openings. A metal layer is deposited and etched through to form separate metal interconnects. A passivation layer is deposited, and the integrated circuit is completed.
dc.description.urihttp://libproxy1.nus.edu.sg/login?url=http://dx.doi.org/http://analytics.patsnap.com/patent_view/view?pn=US6297109
dc.sourcePatSnap
dc.typePatent
dc.contributor.departmentELECTRICAL & COMPUTER ENGINEERING
dc.identifier.isiutNOT_IN_WOS
dc.description.patentnoUS6297109
dc.description.patenttypeGranted Patent
dc.contributor.patentassigneeCHARTERED SEMICONDUCTOR MANUFACTURING LTD. (SINGAPORE, SG)
dc.contributor.patentassigneeNATIONAL UNIVERSITY OF SINGAPORE
Appears in Collections:Staff Publications

Show simple item record
Files in This Item:
File Description SizeFormatAccess SettingsVersion 
US6297109.PDF161.32 kBAdobe PDF

OPEN

PublishedView/Download

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.