Please use this identifier to cite or link to this item:
https://scholarbank.nus.edu.sg/handle/10635/32594
DC Field | Value | |
---|---|---|
dc.title | Embedded polysilicon gate MOSFET | |
dc.contributor.author | CHAN, LAP | |
dc.contributor.author | CHA, CHER LIANG | |
dc.contributor.author | CHOR, ENG FONG | |
dc.contributor.author | HAO, GONG | |
dc.contributor.author | LEE, TECK KOON | |
dc.date.accessioned | 2012-05-02T02:27:31Z | |
dc.date.available | 2012-05-02T02:27:31Z | |
dc.date.issued | 2001-06-26 | |
dc.identifier.citation | CHAN, LAP,CHA, CHER LIANG,CHOR, ENG FONG,HAO, GONG,LEE, TECK KOON (2001-06-26). Embedded polysilicon gate MOSFET. ScholarBank@NUS Repository. | |
dc.identifier.uri | http://scholarbank.nus.edu.sg/handle/10635/32594 | |
dc.description.abstract | Formation of a MOSFET with a polysilicon gate electrode embedded within a silicon trench is described. The MOSFET retains all the features of conventional MOSFETs with photolithographically patterned polysilicon gate electrodes, including robust LDD (lightly doped drain) regions formed in along the walls of the trench. Because the gate dielectric is never exposed to plasma etching or aqueous chemical etching, gate dielectric films of under 100 Angstroms may be formed without defects. The problems of over etching, and substrate spiking which are encountered in the manufacture of photolithographically patterned polysilicon gate electrodes do not occur. The entire process utilizes only two photolithographic steps. The first step defines the silicon active area by patterning a field isolation and the second defines a trench within the active area wherein the device is formed. The new process, uses the same total number of photolithographic steps to form the MOSFET device elements as a conventional process but is far more protective of the thin gate oxide. | |
dc.description.uri | http://libproxy1.nus.edu.sg/login?url=http://dx.doi.org/http://analytics.patsnap.com/patent_view/view?pn=US6252277 | |
dc.source | PatSnap | |
dc.type | Patent | |
dc.contributor.department | ELECTRICAL & COMPUTER ENGINEERING | |
dc.contributor.department | MATERIALS SCIENCE | |
dc.identifier.isiut | NOT_IN_WOS | |
dc.description.patentno | US6252277 | |
dc.description.patenttype | Granted Patent | |
dc.contributor.patentassignee | CHARTERED SEMICONDUCTOR MANUFACTURING LTD. (SINGAPORE, SG) | |
dc.contributor.patentassignee | NATIONAL UNIVERSITY OF SINGAPORE | |
Appears in Collections: | Staff Publications |
Show simple item record
Files in This Item:
File | Description | Size | Format | Access Settings | Version | |
---|---|---|---|---|---|---|
US6252277.PDF | 203.3 kB | Adobe PDF | OPEN | Published | View/Download |
Google ScholarTM
Check
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.