Please use this identifier to cite or link to this item: https://scholarbank.nus.edu.sg/handle/10635/244781
Title: IMPROVING PERFORMANCE OF MODERN MEMORY SUBSYSTEM
Authors: NEWTON
ORCID iD:   orcid.org/0000-0001-6418-8100
Keywords: Processing-In-Memory, Graph Analytic, Hardware Accelerator, STTRAM-based, SRAM-based Caches, Cache Management Policies
Issue Date: 8-Jun-2022
Citation: NEWTON (2022-06-08). IMPROVING PERFORMANCE OF MODERN MEMORY SUBSYSTEM. ScholarBank@NUS Repository.
Abstract: The performance and energy efficiency of modern computing systems are largely dominated by its memory system. The memory system's performance has become critical as with the scaling of the device, the access latency of physical memory i.e. Dynamic random access memory (DRAM) has not scaled well. In the last two decades the capacity of DRAM has increased by almost 100x whereas its access latency has increased only by 30%. Hence, the memory system has become a bottleneck in improving the performance of the computing systems. The memory bottleneck has been also exacerbated by the emergence of data-intensive applications like graph analytics which has a large memory footprint and irregular memory access pattern. In order to address this memory wall challenge, this thesis aims to explore and design low cost architectural technique to reduce the data movement within the memory hierarchy by leveraging the characteristics of emerging memory technologies, and behaviour of the workloads. Thus, this thesis focuses on developing novel architectural techniques to reduce the performance penalty due to off-chip memory accesses.
URI: https://scholarbank.nus.edu.sg/handle/10635/244781
Appears in Collections:Ph.D Theses (Open)

Show full item record
Files in This Item:
File Description SizeFormatAccess SettingsVersion 
PhDThesis-Newton-154076005-Submitted-Final-NUS.pdf3.09 MBAdobe PDF

OPEN

NoneView/Download

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.