Please use this identifier to cite or link to this item: https://doi.org/10.1007/978-3-540-45234-8_48
DC FieldValue
dc.titleHardware implementations of real-time reconfigurable WSAT variants
dc.contributor.authorYap, RHC
dc.contributor.authorWang, SZQ
dc.contributor.authorHenz, MJ
dc.date.accessioned2021-09-27T03:01:50Z
dc.date.available2021-09-27T03:01:50Z
dc.date.issued2003-01-01
dc.identifier.citationYap, RHC, Wang, SZQ, Henz, MJ (2003-01-01). Hardware implementations of real-time reconfigurable WSAT variants. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS 2778 : 488-496. ScholarBank@NUS Repository. https://doi.org/10.1007/978-3-540-45234-8_48
dc.identifier.issn03029743
dc.identifier.issn16113349
dc.identifier.urihttps://scholarbank.nus.edu.sg/handle/10635/200924
dc.description.abstractLocal search methods such as WSAT have proven to be successful for solving SAT problems. In this paper, we propose two host-FPGA (Field Programmable Gate Array) co-implementations, which use modified WSAT algorithms to solve SAT problems. Our implementations are reconfigurable in real-time for different problem instances. On an XCV1000 FPGA chip, SAT problems up to 100 variables and 220 clauses can be solved. The first implementation is based on a random strategy and achieves one flip per clock cycle through the use of pipelining. The second uses a greedy heuristic at the expense of FPGA space consumption, which precludes pipelining. Both of the two implementations avoid re-synthesis, placement, routing for different SAT problems, and show improved performance over previously published reconfigurable SAT implementations on FPGAs. © Springer-Verlag Berlin Heidelberg 2003.
dc.language.isoen
dc.publisherSPRINGER-VERLAG BERLIN
dc.sourceElements
dc.subjectScience & Technology
dc.subjectTechnology
dc.subjectComputer Science, Theory & Methods
dc.subjectComputer Science
dc.subjectSAT
dc.typeArticle
dc.date.updated2021-09-23T21:38:17Z
dc.contributor.departmentDEPARTMENT OF COMPUTER SCIENCE
dc.description.doi10.1007/978-3-540-45234-8_48
dc.description.sourcetitleFIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS
dc.description.volume2778
dc.description.page488-496
dc.published.statePublished
Appears in Collections:Staff Publications
Elements

Show simple item record
Files in This Item:
File Description SizeFormatAccess SettingsVersion 
fpl2003.pdf95.96 kBAdobe PDF

CLOSED

None

Google ScholarTM

Check

Altmetric


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.