Please use this identifier to cite or link to this item:
https://doi.org/10.1007/978-3-540-45234-8_48
DC Field | Value | |
---|---|---|
dc.title | Hardware implementations of real-time reconfigurable WSAT variants | |
dc.contributor.author | Yap, RHC | |
dc.contributor.author | Wang, SZQ | |
dc.contributor.author | Henz, MJ | |
dc.date.accessioned | 2021-09-27T03:01:50Z | |
dc.date.available | 2021-09-27T03:01:50Z | |
dc.date.issued | 2003-01-01 | |
dc.identifier.citation | Yap, RHC, Wang, SZQ, Henz, MJ (2003-01-01). Hardware implementations of real-time reconfigurable WSAT variants. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS 2778 : 488-496. ScholarBank@NUS Repository. https://doi.org/10.1007/978-3-540-45234-8_48 | |
dc.identifier.issn | 03029743 | |
dc.identifier.issn | 16113349 | |
dc.identifier.uri | https://scholarbank.nus.edu.sg/handle/10635/200924 | |
dc.description.abstract | Local search methods such as WSAT have proven to be successful for solving SAT problems. In this paper, we propose two host-FPGA (Field Programmable Gate Array) co-implementations, which use modified WSAT algorithms to solve SAT problems. Our implementations are reconfigurable in real-time for different problem instances. On an XCV1000 FPGA chip, SAT problems up to 100 variables and 220 clauses can be solved. The first implementation is based on a random strategy and achieves one flip per clock cycle through the use of pipelining. The second uses a greedy heuristic at the expense of FPGA space consumption, which precludes pipelining. Both of the two implementations avoid re-synthesis, placement, routing for different SAT problems, and show improved performance over previously published reconfigurable SAT implementations on FPGAs. © Springer-Verlag Berlin Heidelberg 2003. | |
dc.language.iso | en | |
dc.publisher | SPRINGER-VERLAG BERLIN | |
dc.source | Elements | |
dc.subject | Science & Technology | |
dc.subject | Technology | |
dc.subject | Computer Science, Theory & Methods | |
dc.subject | Computer Science | |
dc.subject | SAT | |
dc.type | Article | |
dc.date.updated | 2021-09-23T21:38:17Z | |
dc.contributor.department | DEPARTMENT OF COMPUTER SCIENCE | |
dc.description.doi | 10.1007/978-3-540-45234-8_48 | |
dc.description.sourcetitle | FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS | |
dc.description.volume | 2778 | |
dc.description.page | 488-496 | |
dc.published.state | Published | |
Appears in Collections: | Staff Publications Elements |
Show simple item record
Files in This Item:
File | Description | Size | Format | Access Settings | Version | |
---|---|---|---|---|---|---|
fpl2003.pdf | 95.96 kB | Adobe PDF | CLOSED | None |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.