Please use this identifier to cite or link to this item:
https://doi.org/10.1109/ICECS46596.2019.8964789
DC Field | Value | |
---|---|---|
dc.title | Fully-Synthesizable Current-Input ADCs for Ultra-Low Area and Minimal Design Effort | |
dc.contributor.author | ORAZIO AIELLO | |
dc.contributor.author | Paolo Crovetti | |
dc.contributor.author | AYUSHPARTH SHARMA | |
dc.contributor.author | ALIOTO,MASSIMO BRUNO | |
dc.date.accessioned | 2021-04-12T08:46:20Z | |
dc.date.available | 2021-04-12T08:46:20Z | |
dc.date.issued | 2020-01-23 | |
dc.identifier.citation | ORAZIO AIELLO, Paolo Crovetti, AYUSHPARTH SHARMA, ALIOTO,MASSIMO BRUNO (2020-01-23). Fully-Synthesizable Current-Input ADCs for Ultra-Low Area and Minimal Design Effort. 2019 26th IEEE International Conference on Electronics, Circuits and Systems (ICECS). ScholarBank@NUS Repository. https://doi.org/10.1109/ICECS46596.2019.8964789 | |
dc.identifier.uri | https://scholarbank.nus.edu.sg/handle/10635/189170 | |
dc.description.abstract | A fully synthesizable ADC architecture is proposed for low-end current sensing applications. Being based on standard cells and designed with a fully-automated flow, the proposed ADC allows very low area, digital-like scaling across CMOS technology generations, technology and design portability, minimal design effort, and immersed-in logic design (i.e., low integration effort), compared to traditional analogintensive designs. In addition, it allows direct current readout without requiring a transresistance stage. Testchip measurements show a 5-nA to 1-μA input range, 6.7-bit ENOB and 2.2-kS/s sample rate, at 940-nW power and 4,580-μm2 area. To the best of the authors’ knowledge, this testchip is the first demonstration of a fully-synthesizable inputcurrent ADC. Along with the analysis of the specific limitations of the presented demonstration, this work aims to pave the way for a new class of current-input ADCs that can be designed and integrated with logic within hours, and occupy a silicon area in the order of 10kgates. | |
dc.publisher | IEEE | |
dc.rights | CC0 1.0 Universal | |
dc.rights.uri | http://creativecommons.org/publicdomain/zero/1.0/ | |
dc.subject | Fully-synthesizable | |
dc.subject | standard cell-based | |
dc.subject | Analog-to- Digital Converter | |
dc.subject | Current sensing | |
dc.subject | low design effort | |
dc.subject | low area | |
dc.type | Article | |
dc.contributor.department | ELECTRICAL AND COMPUTER ENGINEERING | |
dc.description.doi | 10.1109/ICECS46596.2019.8964789 | |
dc.description.sourcetitle | 2019 26th IEEE International Conference on Electronics, Circuits and Systems (ICECS) | |
dc.published.state | Published | |
Appears in Collections: | Staff Publications Staff Publications Elements |
Show simple item record
Files in This Item:
File | Description | Size | Format | Access Settings | Version | |
---|---|---|---|---|---|---|
Fully-Synthesizable Current-Input ADCs for Ultra-Low Area and Minimal Design Effort.pdf | 752.43 kB | Adobe PDF | OPEN | Post-print | View/Download |
This item is licensed under a Creative Commons License