Please use this identifier to cite or link to this item: https://doi.org/10.1038/srep26609
DC FieldValue
dc.titleInterface engineering for the enhancement of carrier transport in black phosphorus transistor with ultra-thin high-? gate dielectric
dc.contributor.authorLing, Z.-P
dc.contributor.authorZhu, J.-T
dc.contributor.authorLiu, X
dc.contributor.authorAng, K.-W
dc.date.accessioned2020-09-09T01:33:20Z
dc.date.available2020-09-09T01:33:20Z
dc.date.issued2016
dc.identifier.citationLing, Z.-P, Zhu, J.-T, Liu, X, Ang, K.-W (2016). Interface engineering for the enhancement of carrier transport in black phosphorus transistor with ultra-thin high-? gate dielectric. Scientific Reports 6 (1) : 26609. ScholarBank@NUS Repository. https://doi.org/10.1038/srep26609
dc.identifier.issn20452322
dc.identifier.urihttps://scholarbank.nus.edu.sg/handle/10635/174959
dc.description.abstractBlack phosphorus (BP) is the most stable allotrope of phosphorus which exhibits strong in-plane anisotropic charge transport. Discovering its interface properties between BP and high-? gate dielectric is fundamentally important for enhancing the carrier mobility and electrostatics control. Here, we investigate the impact of interface engineering on the transport properties of BP transistors with an ultra-thin hafnium-dioxide (HfO2) gate dielectric of ?3.4 nm. A high hole mobility of ?536 cm2V-1s-1 coupled with a near ideal subthreshold swing (SS) of ?66 mV/dec were simultaneously achieved at room temperature by improving the BP/HfO2 interface quality through thermal treatment. This is attributed to the passivation of phosphorus dangling bonds by hafnium (Hf) adatoms which produces a more chemically stable interface, as evidenced by the significant reduction in interface states density. Additionally, we found that an excessively high thermal treatment temperature (beyond 200 °C) could detrimentally modify the BP crystal structure, which results in channel resistance and mobility degradation due to charge-impurities scattering and lattice displacement. This study contributes to an insight for the development of high performance BP-based transistors through interface engineering.
dc.publisherNature Publishing Group
dc.sourceUnpaywall 20200831
dc.typeArticle
dc.contributor.departmentSOLAR ENERGY RESEARCH INST OF S'PORE
dc.contributor.departmentELECTRICAL AND COMPUTER ENGINEERING
dc.description.doi10.1038/srep26609
dc.description.sourcetitleScientific Reports
dc.description.volume6
dc.description.issue1
dc.description.page26609
Appears in Collections:Elements
Staff Publications

Show simple item record
Files in This Item:
File Description SizeFormatAccess SettingsVersion 
10_1038_srep26609.pdf4.29 MBAdobe PDF

OPEN

NoneView/Download

Google ScholarTM

Check

Altmetric


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.