Please use this identifier to cite or link to this item: https://scholarbank.nus.edu.sg/handle/10635/115393
DC FieldValue
dc.titleCircuit performance and yield optimization with worst-case and Monte Carlo analyses
dc.contributor.authorLan, C.S.
dc.contributor.authorWenjun, Z.
dc.contributor.authorTao, K.
dc.contributor.authorQing, G.
dc.date.accessioned2014-12-12T07:15:03Z
dc.date.available2014-12-12T07:15:03Z
dc.date.issued1997
dc.identifier.citationLan, C.S.,Wenjun, Z.,Tao, K.,Qing, G. (1997). Circuit performance and yield optimization with worst-case and Monte Carlo analyses. International Symposium on IC Technology, Systems and Applications 7 : 653-655. ScholarBank@NUS Repository.
dc.identifier.urihttp://scholarbank.nus.edu.sg/handle/10635/115393
dc.description.abstractThis paper proposes a methodology for analog circuit performance and production yield optimization with the assistance of worst-case analysis and Monte Carlo simulation. Experimental results with a new commercial circuit is presented. Compared with the initial circuit, our optimized circuit is much more stable and has almost 100% predicted yield. Our work shows that Monte Carlo analysis can provide useful information to guide a designer in determining the nominal values as well as tolerance of circuit components so that an optimal design and required production yield can be obtained.
dc.sourceScopus
dc.typeConference Paper
dc.contributor.departmentNATIONAL SUPERCOMPUTING RESEARCH CENTRE
dc.description.sourcetitleInternational Symposium on IC Technology, Systems and Applications
dc.description.volume7
dc.description.page653-655
dc.identifier.isiutNOT_IN_WOS
Appears in Collections:Staff Publications

Show simple item record
Files in This Item:
There are no files associated with this item.

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.