Please use this identifier to cite or link to this item: https://doi.org/10.1109/JSSC.2010.2053095
Title: A 60-GHz OOK receiver with an On-chip antenna in 90 nm CMOS
Authors: Kang, K.
Lin, F.
Pham, D.-D.
Brinkhoff, J.
Heng, C.-H. 
Guo, Y.X. 
Yuan, X.
Keywords: 60 GHz
CMOS
detector
limiting amplifier
low noise amplifier
millimeter-wave
modeling
on-chip antenna
on-off-keying
receiver
transmission line
Issue Date: Sep-2010
Citation: Kang, K., Lin, F., Pham, D.-D., Brinkhoff, J., Heng, C.-H., Guo, Y.X., Yuan, X. (2010-09). A 60-GHz OOK receiver with an On-chip antenna in 90 nm CMOS. IEEE Journal of Solid-State Circuits 45 (9) : 1720-1731. ScholarBank@NUS Repository. https://doi.org/10.1109/JSSC.2010.2053095
Abstract: A low power 60-GHz on-off-keying (OOK) receiver has been implemented in a commercial 90 nm RF CMOS process. By employing a novel on-chip antenna together with architecture optimization, the receiver achieves a sensitivity of -47 dBm at a bit-error rate (BER) of less than 10-3. Using a commercial transmitter with transmit power of 1.5 dBm, a transmission distance of 5 cm can be achieved at 1.2 Gbps data rate. In this design, the on-chip antenna minimizes the packaging loss, while energy detection at RF allows architecture simplification. Both techniques contribute to the receiver's low power consumption of 51 mW, excluding test buffers. This leads to a bit energy efficiency of 28 pj/bit at 1.8 Gbps. The total die area is 3.8 mm2 with the on-chip antenna occupying almost half of it. © 2010 IEEE.
Source Title: IEEE Journal of Solid-State Circuits
URI: http://scholarbank.nus.edu.sg/handle/10635/83329
ISSN: 00189200
DOI: 10.1109/JSSC.2010.2053095
Appears in Collections:Staff Publications

Show full item record
Files in This Item:
There are no files associated with this item.

Google ScholarTM

Check

Altmetric


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.