Please use this identifier to cite or link to this item: https://doi.org/10.1109/TVLSI.2013.2260365
DC FieldValue
dc.titleOptimization scheme to minimize reference resistance distribution of spin-transfer-torque MRAM
dc.contributor.authorHuang, K.
dc.contributor.authorNing, N.
dc.contributor.authorLian, Y.
dc.date.accessioned2014-10-07T04:34:11Z
dc.date.available2014-10-07T04:34:11Z
dc.date.issued2014
dc.identifier.citationHuang, K., Ning, N., Lian, Y. (2014). Optimization scheme to minimize reference resistance distribution of spin-transfer-torque MRAM. IEEE Transactions on Very Large Scale Integration (VLSI) Systems 22 (5) : 1179-1182. ScholarBank@NUS Repository. https://doi.org/10.1109/TVLSI.2013.2260365
dc.identifier.issn10638210
dc.identifier.urihttp://scholarbank.nus.edu.sg/handle/10635/82846
dc.description.abstractSpin-transfer-torque magnetoresistive random access memory (STT-MRAM) is an emerging type of nonvolatile memory with compelling advantages in endurability, scalability, speed, and energy consumption. As the process technology shrinks, STT-MRAM has limited sensing margin due to the decrease in supply voltage and increase in process variation. Furthermore, the relatively smaller resistance difference of two states in STT-MRAM poses challenges for its read/write circuit design to maintain an acceptable sensing margin. The proposed reference circuits optimization scheme solves the reference resistance distribution issue to maximize the sensing margin and minimize the read disturbance, with low power consumption. Simulation results show that the optimization scheme is able to significantly improve the read reliability with the presence of one or few cases of reference cell failure, thus it eliminates the requirement of additional circuits for failure detection of reference cell or referencing to neighboring blocks. © 1993-2012 IEEE.
dc.description.urihttp://libproxy1.nus.edu.sg/login?url=http://dx.doi.org/10.1109/TVLSI.2013.2260365
dc.sourceScopus
dc.subjectReference cell resistance distribution
dc.subjectsensing margin
dc.subjectspin-transfer-torque (STT).
dc.typeArticle
dc.contributor.departmentELECTRICAL & COMPUTER ENGINEERING
dc.description.doi10.1109/TVLSI.2013.2260365
dc.description.sourcetitleIEEE Transactions on Very Large Scale Integration (VLSI) Systems
dc.description.volume22
dc.description.issue5
dc.description.page1179-1182
dc.description.codenIEVSE
dc.identifier.isiut000337159500022
Appears in Collections:Staff Publications

Show simple item record
Files in This Item:
There are no files associated with this item.

SCOPUSTM   
Citations

14
checked on Jun 5, 2023

WEB OF SCIENCETM
Citations

13
checked on Jun 5, 2023

Page view(s)

206
checked on Jun 8, 2023

Google ScholarTM

Check

Altmetric


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.