Please use this identifier to cite or link to this item:
https://doi.org/10.1109/ICOSP.2010.5655365
DC Field | Value | |
---|---|---|
dc.title | Fast median filtering algorithm based on FPGA | |
dc.contributor.author | Wei, P. | |
dc.contributor.author | Zhang, L. | |
dc.contributor.author | Ma, C. | |
dc.contributor.author | Yeo, T.S. | |
dc.date.accessioned | 2014-06-19T03:10:36Z | |
dc.date.available | 2014-06-19T03:10:36Z | |
dc.date.issued | 2010 | |
dc.identifier.citation | Wei, P.,Zhang, L.,Ma, C.,Yeo, T.S. (2010). Fast median filtering algorithm based on FPGA. International Conference on Signal Processing Proceedings, ICSP : 426-429. ScholarBank@NUS Repository. <a href="https://doi.org/10.1109/ICOSP.2010.5655365" target="_blank">https://doi.org/10.1109/ICOSP.2010.5655365</a> | |
dc.identifier.isbn | 9781424458981 | |
dc.identifier.uri | http://scholarbank.nus.edu.sg/handle/10635/70306 | |
dc.description.abstract | Median filter has good capabilities for reducing a variety kind of random noise, and causes less ambiguity than linear smoothing filters under same processing size. In order to suppress the impulse noise of digital video signal and meet the system's needs of real-time, it is of great significance to do fast filtering of image based on hardware. By analyzing the common 3×3 filtering window's mathematical model, this paper proposes a fast median filtering algorithm based on field programmable gate array (FPGA) and the scheme design. According to the characteristics of parallel structures and its suitable for pipeline design of FPGA. VHDL and schematic design are used in this paper to design the implement circuit. Quartus II is used for timing simulation. The results show that it can filter the impulse noise in real time and improves the quality of image. © 2010 IEEE. | |
dc.description.uri | http://libproxy1.nus.edu.sg/login?url=http://dx.doi.org/10.1109/ICOSP.2010.5655365 | |
dc.source | Scopus | |
dc.subject | Fast median filtering | |
dc.subject | FPGA | |
dc.subject | Image processing | |
dc.subject | Quartus II | |
dc.subject | Schematic | |
dc.subject | VHDL | |
dc.type | Conference Paper | |
dc.contributor.department | ELECTRICAL & COMPUTER ENGINEERING | |
dc.description.doi | 10.1109/ICOSP.2010.5655365 | |
dc.description.sourcetitle | International Conference on Signal Processing Proceedings, ICSP | |
dc.description.page | 426-429 | |
dc.identifier.isiut | NOT_IN_WOS | |
Appears in Collections: | Staff Publications |
Show simple item record
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.