Please use this identifier to cite or link to this item:
https://doi.org/10.1109/RSP.2012.6380707
DC Field | Value | |
---|---|---|
dc.title | A design flow for partially reconfigurable heterogeneous multi-processor platforms | |
dc.contributor.author | Li, J. | |
dc.contributor.author | Das, A. | |
dc.contributor.author | Kumar, A. | |
dc.date.accessioned | 2014-06-19T02:53:03Z | |
dc.date.available | 2014-06-19T02:53:03Z | |
dc.date.issued | 2012 | |
dc.identifier.citation | Li, J.,Das, A.,Kumar, A. (2012). A design flow for partially reconfigurable heterogeneous multi-processor platforms. Proceedings - IEEE International Symposium on Rapid System Prototyping, RSP : 170-176. ScholarBank@NUS Repository. <a href="https://doi.org/10.1109/RSP.2012.6380707" target="_blank">https://doi.org/10.1109/RSP.2012.6380707</a> | |
dc.identifier.isbn | 9781467327862 | |
dc.identifier.issn | 21505500 | |
dc.identifier.uri | http://scholarbank.nus.edu.sg/handle/10635/68773 | |
dc.description.abstract | Modern multiprocessor systems-on-chip (MPSoCs) are expected to handle multi-application usecases. As the number and complexity of these applications scale, resource allocation to meet the application throughput requirement is becoming quite a challenge. In this paper, a complete design flow is proposed for partially reconfigurable heterogeneous MPSoC platforms. The proposed flow determines the minimum resources required to map and guarantee the throughput of applications in all use-cases. Further, a suitable mapping for each application is chosen so that energy consumption is minimized. Experiments conducted with a set of synthetic benchmarks and real-life applications clearly demonstrate the advantage of our approach over homogeneous or fully reconfigurable designs. The proposed design flow achieves more than 50% energy savings when the number of configurations is not optimized. With configuration-optimization, our flow results in 75% reduction in the number of configurations with 5% reduction in energy. ©2012 IEEE. | |
dc.description.uri | http://libproxy1.nus.edu.sg/login?url=http://dx.doi.org/10.1109/RSP.2012.6380707 | |
dc.source | Scopus | |
dc.subject | Design-flow | |
dc.subject | Heterogeneous systems | |
dc.subject | Multiple use-cases | |
dc.subject | Partially reconfigurable systems | |
dc.type | Conference Paper | |
dc.contributor.department | ELECTRICAL & COMPUTER ENGINEERING | |
dc.description.doi | 10.1109/RSP.2012.6380707 | |
dc.description.sourcetitle | Proceedings - IEEE International Symposium on Rapid System Prototyping, RSP | |
dc.description.page | 170-176 | |
dc.identifier.isiut | NOT_IN_WOS | |
Appears in Collections: | Staff Publications |
Show simple item record
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.