Please use this identifier to cite or link to this item: https://doi.org/10.1109/RSP.2012.6380707
DC FieldValue
dc.titleA design flow for partially reconfigurable heterogeneous multi-processor platforms
dc.contributor.authorLi, J.
dc.contributor.authorDas, A.
dc.contributor.authorKumar, A.
dc.date.accessioned2014-06-19T02:53:03Z
dc.date.available2014-06-19T02:53:03Z
dc.date.issued2012
dc.identifier.citationLi, J.,Das, A.,Kumar, A. (2012). A design flow for partially reconfigurable heterogeneous multi-processor platforms. Proceedings - IEEE International Symposium on Rapid System Prototyping, RSP : 170-176. ScholarBank@NUS Repository. <a href="https://doi.org/10.1109/RSP.2012.6380707" target="_blank">https://doi.org/10.1109/RSP.2012.6380707</a>
dc.identifier.isbn9781467327862
dc.identifier.issn21505500
dc.identifier.urihttp://scholarbank.nus.edu.sg/handle/10635/68773
dc.description.abstractModern multiprocessor systems-on-chip (MPSoCs) are expected to handle multi-application usecases. As the number and complexity of these applications scale, resource allocation to meet the application throughput requirement is becoming quite a challenge. In this paper, a complete design flow is proposed for partially reconfigurable heterogeneous MPSoC platforms. The proposed flow determines the minimum resources required to map and guarantee the throughput of applications in all use-cases. Further, a suitable mapping for each application is chosen so that energy consumption is minimized. Experiments conducted with a set of synthetic benchmarks and real-life applications clearly demonstrate the advantage of our approach over homogeneous or fully reconfigurable designs. The proposed design flow achieves more than 50% energy savings when the number of configurations is not optimized. With configuration-optimization, our flow results in 75% reduction in the number of configurations with 5% reduction in energy. ©2012 IEEE.
dc.description.urihttp://libproxy1.nus.edu.sg/login?url=http://dx.doi.org/10.1109/RSP.2012.6380707
dc.sourceScopus
dc.subjectDesign-flow
dc.subjectHeterogeneous systems
dc.subjectMultiple use-cases
dc.subjectPartially reconfigurable systems
dc.typeConference Paper
dc.contributor.departmentELECTRICAL & COMPUTER ENGINEERING
dc.description.doi10.1109/RSP.2012.6380707
dc.description.sourcetitleProceedings - IEEE International Symposium on Rapid System Prototyping, RSP
dc.description.page170-176
dc.identifier.isiutNOT_IN_WOS
Appears in Collections:Staff Publications

Show simple item record
Files in This Item:
There are no files associated with this item.

Google ScholarTM

Check

Altmetric


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.