Please use this identifier to cite or link to this item: https://scholarbank.nus.edu.sg/handle/10635/182797
DC FieldValue
dc.titleQUARTER-MICRON PROCESS SIMULATION AND LDD STRUCTURE OPTIMIZATION
dc.contributor.authorWANG YU
dc.date.accessioned2020-11-06T09:08:14Z
dc.date.available2020-11-06T09:08:14Z
dc.date.issued1997
dc.identifier.citationWANG YU (1997). QUARTER-MICRON PROCESS SIMULATION AND LDD STRUCTURE OPTIMIZATION. ScholarBank@NUS Repository.
dc.identifier.urihttps://scholarbank.nus.edu.sg/handle/10635/182797
dc.description.abstractThe quarter-micron process is simulated using the two-dimensional process simulator TSUPREM4. The simulated device structure and dopant distribution are presented. Some major features of the quarter-micron process are discussed in detail. The moment parameters of dual-Pearson functions, which model one-dimensional implant profiles, are calibrated using a statistical analysis method. The lightly doped drain (LDD) structure is modified to the large angle tilt implanted drain (LATID) structure for the quarter-micron device. Process parameters related to LATID are optimized. Short-channel effects and hot carrier reliability are examined for different LDD schemes. The LATID structure can improve device lifetime but degrade short-channel effects. Devices with arsenic LATID and boron pocket implants exhibit suppressed short-channel roll-off without degradation of drive current and hot carrier reliability.
dc.sourceCCK BATCHLOAD 20201113
dc.typeThesis
dc.contributor.departmentELECTRICAL ENGINEERING
dc.contributor.supervisorSAMUDRA GANESH S.
dc.contributor.supervisorLING CHUNG HO
dc.description.degreeMaster's
dc.description.degreeconferredMASTER OF ENGINEERING
Appears in Collections:Master's Theses (Restricted)

Show simple item record
Files in This Item:
File Description SizeFormatAccess SettingsVersion 
b20651703.pdf7.85 MBAdobe PDF

RESTRICTED

NoneLog In

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.