Please use this identifier to cite or link to this item: https://scholarbank.nus.edu.sg/handle/10635/17722
DC FieldValue
dc.titleAdvanced source and drain contact engineering for multiple- gate transistors
dc.contributor.authorLEE TEK PO RINUS
dc.date.accessioned2010-07-15T18:01:35Z
dc.date.available2010-07-15T18:01:35Z
dc.date.issued2009-08-18
dc.identifier.citationLEE TEK PO RINUS (2009-08-18). Advanced source and drain contact engineering for multiple- gate transistors. ScholarBank@NUS Repository.
dc.identifier.urihttp://scholarbank.nus.edu.sg/handle/10635/17722
dc.description.abstractGeometrical scaling is reaching its fundamental limits after four decades of continuous downsizing of device dimensions to increase the cost per function of integrated circuits. As of the writing of this thesis, the 22 nm technology generation is under-going development at leading semiconductor companies. These companies have indicated that multiple gate transistor designs are promising architectures for extending device performances. These transistors offer improved electrostatic control and steeper subthreshold swings compared to planar transistor designs. However, the manufacturability of these transistor designs is still an issue as they suffer from a significant increase in parasitic capacitances and resistances due to its inherent design. In this thesis, a novel metal alloy concept for electron and hole barrier height engineering was developed to address the escalating issue of parasitic source/drain (S/D) series resistances (or external resistance) in nanoscale multiple-gate field-effect-transistors (MuGFETs). Various process integration challenges relating to technology demonstrations for the proposed concept on N- and P-channel MuGFETs were identified and addressed in this thesis. For N-channel MuGFETs (N-MuGFETs), new materials such as ytterbium silicide, nickel aluminide disilicide, and nickel dysprosium silicide:carbon were developed for external resistance (REXT) reduction.
dc.language.isoen
dc.subjectSilicide, FinFET, CMOS, Schottky Barrier, NiSi
dc.typeThesis
dc.contributor.departmentELECTRICAL & COMPUTER ENGINEERING
dc.contributor.supervisorYEO YEE CHIA
dc.contributor.supervisorCHI DONGZHI
dc.description.degreePh.D
dc.description.degreeconferredDOCTOR OF PHILOSOPHY
dc.identifier.isiutNOT_IN_WOS
Appears in Collections:Ph.D Theses (Open)

Show simple item record
Files in This Item:
File Description SizeFormatAccess SettingsVersion 
LeeRTP.pdf11.47 MBAdobe PDF

OPEN

NoneView/Download

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.