Please use this identifier to cite or link to this item:
https://scholarbank.nus.edu.sg/handle/10635/153956
DC Field | Value | |
---|---|---|
dc.title | C-V MEASUREMENTS OF ULTRA THIN GATE MOSFETS (METAL-OXIDE-SEMICONDUCTOR FIELD-EFFECT TRANSISTOR) | |
dc.contributor.author | VU NGUYEN TUAN HA | |
dc.date.accessioned | 2019-05-10T04:54:17Z | |
dc.date.available | 2019-05-10T04:54:17Z | |
dc.date.issued | 2008 | |
dc.identifier.citation | VU NGUYEN TUAN HA (2008). C-V MEASUREMENTS OF ULTRA THIN GATE MOSFETS (METAL-OXIDE-SEMICONDUCTOR FIELD-EFFECT TRANSISTOR). ScholarBank@NUS Repository. | |
dc.identifier.uri | https://scholarbank.nus.edu.sg/handle/10635/153956 | |
dc.description.abstract | Accurate determination of device capacitance is critical for numerous first order data extraction including inversion thickness - an important parameter needed to be monitored for device control and development. However, as the oxide thickness is reduced and gate dielectrics comprised of stacks of novel materials are employed, C-V measurement and analysis are made more complex by the frequency-dependence of the measured capacitance. In this project, C-V characteristics of device test layouts of "pad" and "finger" structures with different substrate connections were studied. Also, the effect of deep n-well inclusion for elimination of chuck-related parasitics in gate capacitance measurement of n-MOSFETs was investigated. It is concluded that deep n-well inclusion has positive effects on C-V measurement of n-MOSFET devices. Sub-20Å gate oxide MOSFETs of "finger" structure give C-V curves of high accuracy. This finding offers a C-V measurement methodology with several advantages over conventional test structures and other C-V reconstruction methods such as real time measurement, high accuracy, ease of calibration, and simple post-data extraction. | |
dc.source | SMA BATCHLOAD 20190422 | |
dc.type | Thesis | |
dc.contributor.department | SINGAPORE-MIT ALLIANCE | |
dc.contributor.supervisor | LEE JAE GON | |
dc.contributor.supervisor | TAN CHUNG FOONG | |
dc.contributor.supervisor | PEY KIN LEONG | |
dc.description.degree | Master's | |
dc.description.degreeconferred | MASTER OF SCIENCE IN ADVANCED MATERIALS FOR MICRO- & NANO- SYSTEMS | |
dc.description.other | Supervisors: 1. Dr. Lee Jae Gon, Chartered Semiconductor Manufacturing Ltd., 2. Dr. Tan Chung Foong, Chartered Semiconductor Manufacturing Ltd., 3. Prof. Pey Kin Leong, Nanyang Technological University. | |
Appears in Collections: | Master's Theses (Restricted) |
Show simple item record
Files in This Item:
File | Description | Size | Format | Access Settings | Version | |
---|---|---|---|---|---|---|
Vu Nguyen Tuan Ha.pdf | 2.45 MB | Adobe PDF | RESTRICTED | None | Log In |
Google ScholarTM
Check
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.