Please use this identifier to cite or link to this item: https://scholarbank.nus.edu.sg/handle/10635/153906
DC FieldValue
dc.titleDESIGN, SIMULATION AND OPTIMIZATION OF HIGH Q RF SPIRAL INDUCTORS ON SILICON CHIPS
dc.contributor.authorLIN SHIWEI
dc.date.accessioned2019-05-09T05:30:40Z
dc.date.available2019-05-09T05:30:40Z
dc.date.issued2003
dc.identifier.citationLIN SHIWEI (2003). DESIGN, SIMULATION AND OPTIMIZATION OF HIGH Q RF SPIRAL INDUCTORS ON SILICON CHIPS. ScholarBank@NUS Repository.
dc.identifier.urihttps://scholarbank.nus.edu.sg/handle/10635/153906
dc.description.abstractIn silicon-based radio-frequency integrated circuits, on-chip spiral inductors are widely used due to their low cost and ease of process integration. However, the lossy Si substrate makes the design of high Q passive components difficult. Although there have been many works done to find many methods to improve the Q factor, the optimization of the spiral inductors is a never end job, and there is a continually great incentive to design, optimize, and model spiral inductors fabricated on Si substrates. Our project firstly researches on the design and optimization of the spiral inductors with 6 µm Cu top layer based on the IME CMOS Cu interconnect technology. The effects of various structural and process parameters on the Q factor are explained in detail using the advanced electromagnetic simulator, HFSS, which shows the accurate simulation results and gives the guide for the on-chip inductors optimization. We finally find the optimal structure of n4w6s2t75th6 for the thick Cu inductors, which can improve the Q factor by 40% or so. The guide of optimizing 6 µm thick Cu spiral inductors is also given in detail in our project. At the meanwhile, we propose an equivalent circuit model, the advanced single-TT model using lumped RLC elements, to offer the physical insight of the planar inductors. Unlike the time-consuming 3-D simulator, the physical model can easily and quickly simulate the performance of the inductance L and the Q factor from the geometric structures of the inductors. The verification work has also been done to modify our scalable model with the measured results of various inductors.
dc.sourceSMA BATCHLOAD 20190422
dc.subjectQuality factor
dc.subjectSpiral inductors
dc.subjectStructure design
dc.subjectLayout optimization
dc.subjectRF components
dc.subjectInductor model
dc.subjectOn-chip inductor
dc.typeThesis
dc.contributor.departmentSINGAPORE-MIT ALLIANCE
dc.contributor.supervisorCHOI WEE KIONG
dc.contributor.supervisorGUO LIHUI
dc.description.degreeMaster's
dc.description.degreeconferredMASTER OF SCIENCE IN ADVANCED MATERIALS FOR MICRO- & NANO- SYSTEMS
dc.description.otherDissertation Advisor: 1. Assoc. Prof. Choi Wee Kiong, SMA Fellow, NUS. IME Project Supervisor: 1. Dr Guo Lihui.
Appears in Collections:Master's Theses (Restricted)

Show simple item record
Files in This Item:
File Description SizeFormatAccess SettingsVersion 
LIN SHIWEI_shiwei_thesis.pdf702.75 kBAdobe PDF

RESTRICTED

NoneLog In

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.