Please use this identifier to cite or link to this item: https://scholarbank.nus.edu.sg/handle/10635/28276
DC FieldValue
dc.titleFractional-N DLL for clock synchronization
dc.contributor.authorQIU LIN
dc.date.accessioned2011-11-08T18:03:12Z
dc.date.available2011-11-08T18:03:12Z
dc.date.issued2008-04-22
dc.identifier.citationQIU LIN (2008-04-22). Fractional-N DLL for clock synchronization. ScholarBank@NUS Repository.
dc.identifier.urihttps://scholarbank.nus.edu.sg/handle/10635/28276
dc.description.abstractThis thesis presents on the design of a fractional-N delay locked loop (DLL)circuit for clock synchronization in the transceiver system. A delta-sigma modulator is integrated into the DLL design to achieve low noise and low jitter performance. It is verified through the behavior model simulation that this DLL can provide fine phase resolution, wide operation range and low jitter performance. The whole architecture is implemented in 0.35 um CMOS and is able to handle input clock frequency range from 10MHz~200MHz. This novel technique can also be used for a variety of applications which requires accurate timing delay or fine tuning resolution.
dc.language.isoen
dc.subjectDelay-locked loop, fractional-N, clock synchronization, low jitter, delta-sigma modulator, mixed IC design
dc.typeThesis
dc.contributor.departmentELECTRICAL & COMPUTER ENGINEERING
dc.contributor.supervisorHENG CHUN HUAT
dc.description.degreeMaster's
dc.description.degreeconferredMASTER OF ENGINEERING
dc.identifier.isiutNOT_IN_WOS
Appears in Collections:Master's Theses (Open)

Show simple item record
Files in This Item:
File Description SizeFormatAccess SettingsVersion 
QiuLin_MEng_ECE_Fractional-N_DLL_for_Clock_Synchronization_2007.pdf1.24 MBAdobe PDF

OPEN

NoneView/Download

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.