Please use this identifier to cite or link to this item: https://scholarbank.nus.edu.sg/handle/10635/27721
DC FieldValue
dc.titleSimulation and fabrication of an interposer for electrical testing of fine-pitch wafer-level packages
dc.contributor.authorDENG CHUN
dc.date.accessioned2011-10-12T18:01:47Z
dc.date.available2011-10-12T18:01:47Z
dc.date.issued2004-08-20
dc.identifier.citationDENG CHUN (2004-08-20). Simulation and fabrication of an interposer for electrical testing of fine-pitch wafer-level packages. ScholarBank@NUS Repository.
dc.identifier.urihttps://scholarbank.nus.edu.sg/handle/10635/27721
dc.description.abstractThis thesis describes the design, fabrication and electrical simulation of a new MEMS-based interposer which serves as the electro-mechanical interface between the device chip under test and the test processor. The interposer has vertical through wafer interconnection and capable of probing area array pins. It is designed to meet the requirement of fanning out the 100um pitch chip-to-substrate interconnections to about 750um pitch which is compatible with current printed circuit board processing technology. It has three build-up metal layers on top of a silicon substrate, in turn named power plane, ground plane and compliant structure. It is fabricated on a silicon substrate by semiconductor and micro-machining processes. Through-wafer vias are formed by potassium hydroxide anisotropic etching. Conductive materials are filled in the vias to form an interconnection. The compliant structures which give vertical compliance to the probe pads are released by XeF2. The structural characteristics of compliant structures of various geometries were evaluated using a finite element software ANSYS while the electrical characteristics were evaluated using another software HFSS. As the substrate is made of silicon, there is no thermal mismatch between chip and substrate and hence no thermal stress induced during wafer level burn-in testing. This is an important advantage of using a silicon interposer.
dc.language.isoen
dc.subjectInterposer, Nano Wafer-level Package (NWLP), Known Good Die, Probe Card, Silicon Processing, Test and Burn-in
dc.typeThesis
dc.contributor.departmentMECHANICAL ENGINEERING
dc.contributor.supervisorANG, SIMON SAW-TEONG
dc.contributor.supervisorTAY AH ONG, ANDREW
dc.description.degreeMaster's
dc.description.degreeconferredMASTER OF ENGINEERING
dc.identifier.isiutNOT_IN_WOS
Appears in Collections:Master's Theses (Open)

Show simple item record
Files in This Item:
File Description SizeFormatAccess SettingsVersion 
DengC.pdf1.63 MBAdobe PDF

OPEN

NoneView/Download

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.